## EECS 151/251A Discussion 2

Friday, Jan $26^{\rm th},\,2024$ 

## Problem 1: Die Cost

You are fabricating  $150 \text{ mm}^2$  dies on 300 mm wafers with  $\alpha = 3$  and a defect per unit area  $0.005 \text{ mm}^2$ . Each wafer costs \$20k. How much does each die cost?

## Problem 3: Rank order for NRE, Recurring Costs, Flexibilty, Performance

Imagine you are designing a product with embedded processing. Your job is to choose the appropriate implementation approach for the processing part of your product. You are given the following choices. Rank order the following design alternatives by filling in the table with 1,2,3,4 representing the relative ranking (1 being the lowest and 4 being the highest). Rank based on the best-case design in each category. If there is a tie, use the lower number (e.g. if tied for 2 or 3, use 2). Flexibility means flexibility after fabrication. Per-die cost of Processor is not required.

|                   | Full-Custom | Std Cell ASIC | FPGA | Processor |
|-------------------|-------------|---------------|------|-----------|
| NRE Cost          |             |               |      |           |
| Performance       |             |               |      |           |
| Energy Efficiency |             |               |      |           |
| Per Die Cost      |             |               |      | -         |
| Flexibility       |             |               |      |           |

## Problem 2. Sequential Logic Circuit

For the sequential logic circuit with input a and output f shown below,



- (a) Show the truth table of the combinational part (use a, b, and c as input, and d and e as output).
- (b) Complete the following table.

| cycle | 0 | 1 | 2 | 3 | 4 |
|-------|---|---|---|---|---|
| a     | 0 | 1 | 1 | 0 | 1 |
| b     | 1 | 1 | 0 |   |   |
| с     | 0 | 0 | 1 |   |   |
| d     | 1 | 0 |   |   |   |
| e     | 0 | 1 |   |   |   |